# Fabrication and characterization of CMOScompatible integrated tungsten heaters for thermo-optic tuning in silicon photonics devices

Adil Masood,<sup>1,\*</sup> Marianna Pantouvaki,<sup>2</sup> Danny Goossens,<sup>2</sup> Guy Lepage,<sup>2</sup> Peter Verheyen,<sup>2</sup> Joris Van Campenhout,<sup>2</sup> Philippe Absil,<sup>2</sup> Dries Van Thourhout<sup>1</sup> and Wim Bogaerts<sup>1,3</sup>

<sup>1</sup>Photonics Research Group (INTEC), Ghent University – imec, Department of Information Technology, Center for Nano and Biopotonics (NB Photonics), Sint-Pietersnieuwstraat 41, B-9000 Ghent, Belgium <sup>2</sup>imec vzw, Kapeldreef 75, B-3001 Leuven, Belgium <sup>3</sup>now also with: Luceda Photonics, Dendermonde, Belgium <u>adil.masood@intec.ugent.be</u>

**Abstract:** We present fabrication and characterization of tungsten (W) heaters for thermo-optic tuning on silicon-on-insulator (SOI). The wafer-scale fabrication of these thermal tuners was done using standard complementary metal-oxide-semiconductor (CMOS) back-end fabrication materials and processes. Static and transient characterizations of heaters are presented.

©2014 Optical Society of America

**OCIS codes:** (250.5300) Photonic integrated circuits; (160.6840) Thermo-optical materials; (220.4241) Nanostructure fabrication; (130.4815) Optical switching devices.

#### **References and links**

- J. Komma, C. Schwarz, G. Hofmann, D. Heinert, and R. Nawrodt, "Thermo-optic coefficient of silicon at 1550 nm and cryogenic temperatures," Appl. Phys. Lett. 101(4), 041905 (2012).
- G. V. Treyz, "Silicon Mach-Zehnder waveguide interferometers operating at 1.3 mu m," Electron. Lett. 27(2), 118–120 (1991).
- G. Cocorullo and I. Rendina, "Thermo-optical modulation at 1.5 mu m in silicon etalon," Electron. Lett. 28(1), 83–85 (1992).
- B. Guha, A. Gondarenko, and M. Lipson, "Minimizing temperature sensitivity of silicon Mach-Zehnder interferometers," Opt. Express 18(3), 1879–1887 (2010).
- J. Teng, P. Dumon, W. Bogaerts, H. Zhang, X. Jian, X. Han, M. Zhao, G. Morthier, and R. Baets, "Athermal Silicon-on-insulator ring resonators by overlaying a polymer cladding on narrowed waveguides," Opt. Express 17(17), 14627–14633 (2009).
- H. Yu, M. Pantouvaki, S. Dwivedi, P. Verheyen, G. Lepage, R. Baets, W. Bogaerts, P. Absil, and J. Van Campenhout, "Compact Thermally Tunable Silicon Racetrack Modulators Based on an Asymmetric Waveguide," IEEE Photonic. Tech. L. 25(2), 159–162 (2013).
- I. Shubin, G. Li, X. Zheng, Y. Luo, H. Thacker, J. Yao, N. Park, A. V. Krishnamoorthy, and J. E. Cunningham, "Integration, processing and performance of low power thermally tunable CMOS-SOI WDM resonators," Opt. Quantum Electron. 44(12-13), 589–604 (2012).
- M. R. Watts, J. Sun, C. DeRose, D. C. Trotter, R. W. Young, and G. N. Nielson, "Adiabatic thermo-optic Mach-Zehnder switch," Opt. Lett. 38(5), 733–735 (2013).
- L. Cao, A. A. Aboketaf, and S. F. Preble, "CMOS compatible micro-oven heater for efficient thermal control of silicon photonic devices," Opt. Commun. 305, 66–70 (2013).
- T. Barwicz, M. A. Popović, F. Gan, M. S. Dahlem, C. W. Holzwarth, P. T. Rakich, E. P. Ippen, F. X. Kärtner, and H. I. Smith, "Reconfigurable silicon photonic circuits for telecommunication applications," Proc. SPIE 6872, 68720Z (2008).
- J. Xia, J. Yu, Z. Wang, Z. Fan, and S. Chen, "Low power 2×2 thermo-optic SOI waveguide switch fabricated by anisotropy chemical etching," Opt. Commun. 232(1-6), 223–228 (2004).
  D. Dai, L. Yang, S. He, and S. Member, "Ultrasmall thermally tunable microring resonator with a submicrometer
- D. Dai, L. Yang, S. He, and S. Member, "Ultrasmall thermally tunable microring resonator with a submicrometer heater on Si nanowires," J. Lightwave Technol. 26(6), 704–709 (2008).
- J. Van Campenhout, W. M. J. Green, S. Assefa, and Y. A. Vlasov, "Integrated NiSi waveguide heaters for CMOS-compatible silicon thermo-optic devices," Opt. Lett. 35(7), 1013–1015 (2010).
- J. F. Song, Q. Fang, T. Y. Liow, H. Cai, M. B. Yu, G. Q. Lo, and D. L. Kwong, "High Efficiency Optical Switches with Heater-on-Slab (HoS) Structures," in *Optical Fiber Communication Conference/National Fiber*

#210772 - \$15.00 USD Received 1 May 2014; revised 10 Jun 2014; accepted 10 Jun 2014; published 16 Jun 2014 (C) 2014 OSA 1 July 2014 | Vol. 4, No. 7 | DOI:10.1364/OME.4.001383 | OPTICAL MATERIALS EXPRESS 1383 *Optic Engineers Conference 2011,* OSA Technical Digest (CD) (Optical Society of America, 2011), paper OThM2.

- A. Masood, M. Pantouvaki, D. Goossens, G. Lepage, P. Verheyen, D. Van Thourhout, P. Absil, and W. Bogaerts, "CMOS-compatible Tungsten Heaters for Silicon Photonic Waveguides," in *Group IV Photonics (GFP), 2012 IEEE 9th International Conference on*, 2012, 234-236.
- M. Quirk and J. Serda, "Metallization," in *Semiconductor Manufacturing Technology* (Prentice Hall, 2001), pp. 293-333.
- S. K. Selvaraja, P. Jaenen, W. Bogaerts, D. Van Thourhout, P. Dumon, and R. Baets, "Fabrication of Photonic Wire and Crystal Circuits in Silicon-on-Insulator Using 193nm Optical Lithography," J. Lightwave Technol. 27(18), 4076–4083 (2009).
- H. Yu, M. Pantouvaki, J. Van Campenhout, D. Korn, K. Komorowska, P. Dumon, Y. Li, P. Verheyen, P. Absil, L. Alloatti, D. Hillerkuss, J. Leuthold, R. Baets, and W. Bogaerts, "Performance tradeoff between lateral and interdigitated doping patterns for high speed carrier-depletion based silicon modulators," Opt. Express 20(12), 12926–12938 (2012).
- A. Masood, M. Pantouvaki, G. Lepage, P. Verheyen, J. Van Campenhout, P. Absil, D. Van Thourhout, and W. Bogaerts, "Comparison of heater architectures for thermal control of silicon photonic circuits," in *Group IV Photonics (GFP), 2013 IEEE 10th International Conference on*, 2013, 83-84.

## 1. Introduction

The high thermo-optic coefficient of silicon  $(1.8 \times 10^{-4} \text{ K}^{-1})$  makes performance of silicon photonic devices extremely susceptible to temperature variations [1]. This sensitivity can be both a challenge (operational tolerances) as well as strength (efficient tuning) [2,3]. Novel design and material approaches have already shown that the unwanted impact of thermal sensitivity can be mitigated [4.5]. On the other hand, the high thermal sensitivity has been exploited for low-frequency modulation and thermo-optic tuning since the early days of silicon optoelectronic devices. Operational simplicity and relatively cheap fabrication make resistive heaters still very attractive for thermo-optic tuning in active as well as passive devices, and for low speed switching [6–8]. Resistive heaters are traditionally defined as metal lines on top of passive waveguide devices, with an intermediate buffer layer of dielectric or polymer. There are two popular techniques to make such overhead heaters: Lift-off (metal electroplating or deposition on patterned resist, followed by resist removal) [4,9,10], and deposition-pattern (patterning deposited or electroplated metal and etching away non-essential metal) [11,12]. Alternative, non-overhead heaters have been implemented in silicide [13] or doped silicon [14] on one or both sides of the waveguide. While such heaters can be integrated in the processes of the silicon waveguides, they impose limits on the waveguide geometry and density and take up chip real-estate that could be allocated to waveguides. Overhead heaters do not impose such restrictions.

In this work, we present overhead tungsten (W) heaters for thermo-optic tuning. These overhead heaters are fabricated entirely using CMOS fabrication technology and they are fully compatible with standard complementary metal-oxide-semiconductor (CMOS) back-end metallization (contact via, damascene metal interconnects, bond-pads etc.) processes. This is an important consideration from the point of view of process development, contamination (no new materials), and introduction of the devices in an industrial manufacturing environment. Fabrication and characterization results of this technology were first reported by us in 2012 [15]. Here we elaborate on material selection, device design, fabrication process, and characterization results of second generation devices with similar technology.

## 2. Material choice

The choice of materials for overhead heater is limited to those available in the fab at the relevant point in the process flow. This limits us to conductors used in the *middle-of-line* and *back-end-of-line*. The two key materials available are W (used for contacts) and copper (Cu) (used for interconnects). Other conductive materials include titanium, tantalum etc. However, these materials are mostly used as thin films for diffusion barriers, and the processes cannot necessarily be used to deposit patterned heater lines of sufficient thickness [16].

Resistivity and melting point of W (8  $\mu\Omega$ -cm and 3417 °C respectively) are higher than that of Cu (1.68  $\mu\Omega$ -cm and 1083 °C respectively) [16], which means that W heaters not only require lower driving current to achieve a certain level of power dissipation, but also can be operated at higher temperature. Also, as the heaters will be electrically contacted by Cu lines, the higher resistivity of W will ensure that most heat dissipation of the current is in the W line, and not in the Cu feed lines. W is usually deposited through chemical vapor deposition (CVD), which has superior conformal step coverage compared to electroplating, which is used for depositing Cu. Hence, heater lines in etched trenches with lower critical dimensions and higher aspect ratio are possible. Therefore, we chose W for fabricating overhead line heaters for thermal tuning in silicon photonics devices with a CMOS like layer stack.

## 3. Device design

Thermo-optic tuning is usually characterized by measuring the resonant wavelength shift in integrated optical filters. Upon heating, the effective index of the waveguide changes because of the thermo-optic effect which, in turn, changes the effective optical path length. This heat induced change in optical path length can be translated into a phase shift as:

$$\Delta \varphi = \frac{2\pi L \Delta n_{eff}}{\lambda} \tag{1}$$

 $\lambda$  is the wavelength of the signal, *L* is the length of the heated waveguide and  $\Delta n_{eff}$  is the change in effective index. This temperature induced phase shift can be calculated by measuring optical intensity at filter output. Ring resonators were used for our first demonstration of W heaters [15]. However there are many other parameters influencing the performance of ring-resonators including the coupling efficiency, quality factor etc., which makes it difficult to disentangle the heater performance from the ring output during thermal tuning. Therefore, for the follow-up experiment we chose an asymmetric Mach-Zehnder interferometer (MZI) as test device. MZI arms were sufficiently separated to minimize crosstalk and the waveguide of the heater and to measure heater resistance accurately.

#### 4. Fabrication

Device fabrication was done at the 200mm CMOS pilot line of imec (Leuven). Only CMOS fabrication tools and processes were used for the fabrication. 200mm silicon-on-insulator (SOI) wafers used for device fabrication had 220nm crystalline silicon (Si) on top of  $2\mu$ m buried silicon dioxide (SiO<sub>2</sub>) and thick Si substrate.

# 4.1. Front-end and contact module

Imec's Silicon-Photonics Platform (iSiPP) has standard processing modules for fabricating passive photonic devices on SOI wafers. 193nm lithography and inductively coupled plasma reactive ion etching (ICP-RIE) were used for fabricating waveguides and grating couplers [17]. Active devices, such as modulators (see Fig. 1(b)), require ion implantation steps, annealing and nickel-silicidation (NiSi), again executed using standard CMOS modules [18]. A blanket layer of SiO<sub>2</sub> was deposited using CVD serving as a waveguide cladding as well as inter-metallic dielectric for metal lines. This layer was planarized using a timed chemical-mechanical polishing (CMP) step. Contact holes were etched by a capacitively coupled plasma reactive ion etching (CCP-RIE) stopping on the NiSi. Contact metallization uses a damascene process: A titanium/titanium nitride (Ti/TiN) contact-barrier layer is deposited, and subsequently W is deposited using a CVD process, filling the etched holes. Subsequently, the W is polished using CMP down to the level of the oxide cladding.



Fig. 1. Cross sections of (a) Typical CMOS stack with front-end and back-end. (b) SOI-photonics stack with modulator and W heater. (c) SEM image of SOI-photonics device cross section. (d) W heaters and waveguide.

## 4.2. Heater module

The heater fabrication builds on top of the W contact module, using the same processes. First, a stack of  $Si_3N_4$ ,  $SiO_2$  and SiC is deposited. The purpose of the  $Si_3N_4$  layer is to act as an etch stop for the heater etch while the SiC acts as a CMP stop for the heaters. Similar to the contact via module, 248nm lithography is performed to pattern the heater layer, followed by a CCP-RIE etch in two steps: first the SiC is etched, and subsequently the  $SiO_2$ , stopping on the  $Si_3N_4$  layer. Barrier layers and W are deposited next, and a CMP step removes excess W and planarizes the top surface, preparing it for back-end metallization. This heater module is inserted between the standard contacting procedure and the Cu back-end metallization.

# 4.3. Back-end metallization

Typical CMOS uses many layers of Cu or aluminum (Al) based metallization. In this case, we used only a single metal interconnect layer, which was formed using a standard Cu damascene process for 130nm CMOS technology. For reference, some wafers were passivated with a thin layer of SiC to prevent Cu oxidation, while others were processed further to perform Al passivation on top of Cu probe pads. This completes the full stack as depicted in Fig. 1(b), which is very similar to a typical CMOS stack shown in Fig. 1(a). Figures 1(c) and 1(d) show scanning electron microscope (SEM) images of cross section of a device with full stack.

## 5. Simulated performance

For simulations, Finite-Element-Method based multi-physics modelling was performed. Figure 2(a) shows the cross section of the model and the temperature distribution during heater operation. Thermal insulation was kept as a boundary condition for sides. Since silicon substrate can be treated as a heat sink, constant temperature was kept as bottom boundary condition. Natural convective cooling was chosen as the boundary condition for the top. Heat sources were located in the W lines. 2D simulations were performed for the benchmark heater length of  $200\mu m$ , width of  $0.6\mu m$  and three different offsets from the center symmetry axis. The length of the heated waveguide is assumed to be approximately the same as the length of the heater.



Fig. 2. (a) Simulated temperature profile of device cross section model. (b) Simulated phase shift versus applied electrical power for different heater offsets 'w', defined as the horizontal distance between inward edges of heater line and the waveguide.

The temperature dependence of the refractive index, *n*, can be written as:

$$n = n_0 + \alpha (T - T_0) \tag{2}$$

 $n_0$  is refractive index at temperature  $T_0$  and  $\alpha$  is the thermo-optic coefficient. Since  $\alpha$  for Si  $(1.8 \times 10^{-4} \text{ K}^{-1})$  is considerably higher than that of SiO<sub>2</sub>  $(1 \times 10^{-5} \text{ K}^{-1})$ , the shift in refractive index of Si due to a change in temperature is the same as the shift in effective index of the Si wire waveguide. Hence, Eq. (1) and Eq. (2) are used in the simulation model to plot power versus phase shift performance for heaters with different offsets, shown in Fig. 2(b). From the graph, it is estimated that the power required for a  $\pi$ -phase shift (P<sub> $\pi$ </sub>) for heaters with lateral offset 0.6µm, 0.8µm and 1.0µm is 22.19mW, 23.70mW and 25.43mW respectively.

## 6. Characterization methodology

#### 6.1. Electric characterization

The resistance of the Cu lines that connect the probes to the W heaters cannot be ignored, because it is comparable to the resistance of the heaters. Hence, both two-wire (2W) and four-wire (4W) measurements were carried out to determine the current-voltage (IV) characteristics of the fabricated heater lines. Figure 3(a) shows the resistance of a 0.6 $\mu$ m wide wire for different lengths. The average line resistivity was calculated to be 1.10  $\Omega/\mu$ m. Figure 3(b) highlights the significance of using the 4W method. Also, it is evident that the heater resistance is almost constant, suggesting little effects of the temperature coefficient of resistivity for W.

#### 6.2. Optical characterization

For optical characterization, light at a single wavelength was injected into the MZI and the output was recorded using an optical power meter. Insertion loss of the MZI with W heaters was found to be around 1.8dB, compared to around 1dB for the MZI without W heaters. Since the MZI was designed with an additional delay in one arm, its response is wavelength dependent and shifts with changing temperature. We operated the device at a wavelength slightly longer than a wavelength for total destructive interference (and hence, minimum power output). Upon heating one arm, the optical path length difference increases, which induces a red-shift in the transmission spectrum. At our operation wavelength, this induces a change in power between minima and maxima as the waveguide temperature rises, as shown in graphs in Fig. 3(c). A shift from minimum optical power output to maximum power output corresponds to a shift from zero phase difference to 180° phase difference (or  $\pi$ -shift). A sinusoidal function was used for curve fitting and to extract P<sub> $\pi$ </sub> as shown in Fig. 3(c). For the

heater of wire width 0.6 $\mu$ m and length 200 $\mu$ m, P<sub> $\pi$ </sub> has been measured to be 23.38mW, 24.99mW and 27.77mW for offsets of 0.6 $\mu$ m, 0.8 $\mu$ m and 1.0 $\mu$ m respectively.

These values compare well with recently published results for CMOS compatible heaters, where  $P_{\pi}$  have been reported as 12.7mW for doped Si heaters [8], 20mW for silicide heaters [13], and 25.0mW for metal heaters [14]. Thermal isolation of heated section can reduce  $P_{\pi}$  by more than an order, as shown by us in [19]. However, such techniques require further processing which is not within the scope of this paper.



Fig. 3. (a) Length versus resistance plot for 0.6µm wide heater wire. (b) IV characteristics of a heater during operation. (c) Output optical power of MZI versus applied electrical power. (d) Variation of power efficiency over multiple cycles.

For dynamic measurements, the operating wavelength was adjusted to match the minimum in optical power output. The voltage was increased until the first maximum was achieved. We then applied a square wave between this voltage and zero voltage using a function generator. The power output over time was recorded using an oscilloscope referenced to the function generator, and exponential fits on the rising and falling power provides time-constants for heating and cooling, respectively. The time constants for heating and cooling were found to be 38µs and 45µs respectively. To test the reliability of the W heaters over multiple heating cycles, a heater was repeatedly heated and cooled, and the power required to cause a  $\pi$  - shift was recorded for each cycle. In this way, 750 cycles were run, over which very little change in P<sub> $\pi$ </sub> was observed as shown in Fig. 3(d). The maximum shift in P<sub> $\pi$ </sub> and line resistance from their initial values was found to be only 0.3mW and 0.03 $\Omega$ /µm respectively which is equivalent to changes less than 1.2% and 2.5%, respectively, compared to their original value.

#### 7. Summary

To summarize, we presented detailed fabrication and characterization results of W heaters designed for thermo-optic tuning of SOI devices. We demonstrate how CMOS back-end fabrication processes and materials have been adapted to fabricate these heaters. This method is especially advantageous for thermal tuning in SOI devices with multi-layered metal stacks, because any incompatible material or fabrication process can hamper fabrication of metal layers using CMOS fabrication technologies. Furthermore, since this fabrication process is wafer-scale, it is highly beneficial for high volume production and device uniformity. The characterization results demonstrate state-of-the-art efficiency as well as reliability.